

### CH7530A DP++ Level Shifter

#### **FEATURES**

- Compliant with DisplayPort Dual mode Specification version 1.1
- Output supports up to 300 MHz TMDS clock for video transport with resolution up to 4Kx2K@30Hz or 1920x1080@120Hz
- IIC-over-AUX transaction supported
- DDC buffer and related control register integrated Identifier supported
- Single 3.3V power supply
- 5V power supply output supported with over 50mA current output capability
- Programmable equalizer
- Programmable Pre-Emphasis on output driver supported
- CEC isolation switch supported
- Power saving mode supported
- Low power architecture
- Anti-Back Drive design on sink-side pins
- RoHS compliant and Halogen free package
- HBM 8KV (DP ++ main link pairs pass 5KV)
- Crystal free
- Offered in 40-Pin QFN Package (5 x 5 mm)

#### GENERAL DESCRIPTIONS

Chrontel's CH7530A is a low-cost, low-power semiconductor device that translates the DisplayPort dual mode signal to TMDS signal. This innovative device, which integrates programmable equalizer, high speed TMDS level shifter and IIC to AUX translator, is specially designed to target the DP++ adaptor device, docking station and PC market segments.

The CH7530A is compliant with the DisplayPort dual mode standard specification version 1.1. With sophisticated equalizer and high-speed TMDS level shifter integrated, the device's TMDS signal output supports video resolution up to 4Kx2K@30Hz or 1920x1080@120Hz for 3D applications.

The CH7530A also integrates the identifier, IIC over AUX translator and the related DDC control registers, which enables the programmable TMDS output and supports both DDC and AUX signaling on the upstream DisplayPort connector. With step-up regulator integrated, CH7530A supports 5V power supply output.

# **Application**

- DP++ type 2 Cable Adaptor
- Docking Station
- Notebook/Ultrabook/AIO



2 209-1000-126 Rev 1.2 2020-7-14

## 1.0 PIN-OUT

### 1.1 Package Diagram



209-1000-126 Rev 1.2 2020-7-14 3

### 1.2 Pin Description

Table 1: CH7530A QFN 40-Pin Descriptions

| Pin#     | Type   | Symbol      | Description                                                                                    |
|----------|--------|-------------|------------------------------------------------------------------------------------------------|
| 2,3,4,5, | In     | D[3:0]P/N   | DP Dual Mode Main Link Differential Line Input                                                 |
| 7,8,9,10 |        |             | These pins accept four AC-coupled differential pairs signals from the DisplayPort transmitter. |
| 11       | Out    | HPD_OUT     | DP Dual Mode Receiver Hot Plug Output                                                          |
| 12       | In     | HPD_IN      | TMDS Transmitter Hot Plug Input                                                                |
| 13,14    | In/Out | AUXP,       | AUX Channel Differential Input/Output                                                          |
|          |        | AUXN        | These two pins are DisplayPort AUX Channel control, which supports                             |
|          |        |             | a half-duplex, bi-directional AC-coupled differential signal.                                  |
| 15       | In/Out | DDC_SDA     | Serial Port Data to TMDS Receiver                                                              |
|          |        |             | The pin should be connected to data signal of DDC. This pin requires a                         |
| 1.6      |        | DDG GGI     | pull-up 2 kΩ resistor to the desired voltage level                                             |
| 16       | Out    | DDC_SCL     | Serial Port Clock Output to TMDS Receiver                                                      |
|          |        |             | The pin should be connected to clock signal of DDC. This pin requires                          |
| 17       | Teo    | DDC_EN      | a pull-up 2 kΩ resistor to the desired voltage level                                           |
| 17       | In     | DDC_EN      | Enables the DDC buffer and level shifter When DDC_EN = LOW, buffer/level shifter is disabled.  |
|          |        |             | When DDC_EN = LOW, buffer and level shifter are enabled                                        |
|          |        |             | To prevent the back drive from sink via DDC channel.                                           |
|          |        |             | This pin requires a pull-up $k\Omega$ resistor to AVCC                                         |
| 18       | Out    | VSWING      | TMDS Swing Control                                                                             |
| 10       | Out    | VSWING      | This pin sets the swing level of the TMDS outputs. A $11.5k\Omega$ with 1%                     |
|          |        |             | tolerance resistor should be connected between this pin and TGND                               |
|          |        |             | using short and wide traces.                                                                   |
| 21,22    | Out    | TLC-,TLC+   | TMDS Clock Outputs                                                                             |
| ,        |        | ,           | These pins provide the differential clock output for the TMDS.                                 |
| 24,25    | Out    | TDC0-,TDC0+ | TMDS Data Channel 0 Outputs                                                                    |
|          |        |             | These pins provide the differential outputs for data channel 0                                 |
| 26,27    | Out    | TDC1-,TDC1+ | TMDS Data Channel 1 Outputs                                                                    |
|          |        |             | These pins provide the differential outputs for data channel 1                                 |
| 29,30    | Out    | TDC2-TDC2+  | TMDS Data Channel 2 Outputs                                                                    |
|          | _      |             | These pins provide the differential outputs for data channel 2                                 |
| 31       | In     | DDC_MOD/    | DDC buffer selection                                                                           |
|          |        |             | This pin can be board-strapped to one of four decode values: short to                          |
|          |        |             | AVCC, $22k\Omega$ resistor to AVCC, open-circuit, $22k\Omega$ resistor to AVSS <sup>[1]</sup>  |
| 32       | In (   | CFG         | TMDS selection                                                                                 |
| 32       |        |             | TWIDS SElection                                                                                |
| 33       | /In    | PREEM       | Pre-emphasis Setting                                                                           |
|          |        | /           | This pin can be board-strapped to one of five decode values: short to                          |
|          |        | (           | $\overline{\text{AVSS}}$ , 22kΩ resistor to AVSS, open-circuit, 22kΩ resistor to AVCC,         |
|          |        |             | short to AVCC <sup>[2]</sup>                                                                   |
| 34       | In     | EQ          | Programmable Equalizer Setting                                                                 |
|          |        |             | Equalizer setting. This pin can be board-strapped to one of five decode                        |
|          |        |             | values: short to AVSS, $22k\Omega$ resistor to AVSS, open-circuit, $22k\Omega$                 |
|          |        |             | resistor to AVCC, short to AVCC <sup>[3]</sup>                                                 |
| 35       | Out    | V5OUT V     | 5V Power Supply Output                                                                         |
|          | _      | 200         | 5V regulated output from the integrated voltage regulator                                      |
| 36       | In     | PCP         | Positive terminal for the Power regulator external capacitor                                   |
| 37       | In     | PCN         | Negative terminal for the Power regulator external capacitor                                   |
| 39       | In/Out | CEC_SK      | CEC Pin to Sink                                                                                |
|          | l      | 1           | l .                                                                                            |

4 209-1000-126 Rev 1.2 2020-7-14

**CH7530A CHRONTEL** 

| 40                | In/Out | CEC_SC | CEC Pin to DP dual mode Source               |
|-------------------|--------|--------|----------------------------------------------|
| 1,20              | Power  | VCC12  | Analog Power Supply (1.2V) with internal LDO |
| 6,19,23,<br>28,38 | Power  | AVCC   | Analog Power Supply (3.3V)                   |
| Therma<br>1 Pad   | Power  | AVSS   | Analog Ground                                |

#### Notes:

1. This pin provides DDC buffer configuration, the details are as follow: **Table 2: Pin DDC\_MOD Configuration** 

| 14010 20 1 m 22 0 _1/10 2 0 0 m g m 40/10 m |               |                |               |                      |  |  |  |
|---------------------------------------------|---------------|----------------|---------------|----------------------|--|--|--|
| Options                                     | Short to AVCC | 22k to AVCC    | OPEN CIRCUIT  | 22k or short to AVSS |  |  |  |
| DDC buffer                                  | Active buffer | Passive buffer | Active buffer | Passive buffer       |  |  |  |
| PD_LDO                                      | 0             | 0              | 1             | 1                    |  |  |  |

2. Table 3: Driver settings

| Options                | Short to AVCC | 22k to AVCC | OPEN CIRCUIT | 22k to AVSS | Short to AVSS |
|------------------------|---------------|-------------|--------------|-------------|---------------|
| <b>Driver Settings</b> | 0dB           | 3dB         | 5dB          | ∕dB         | 10dB          |

3. Table 4: Equalizer settings

| Options            | Short to AVCC | 22k to AVCC | OPEN CIRCUIT \ | 22k to AVSS | Short to AVSS |
|--------------------|---------------|-------------|----------------|-------------|---------------|
| <b>EQ Settings</b> | 1dB           | 4dB         | 76B            | 10dB        | 1/3dB         |
|                    |               |             |                |             |               |

209-1000-126 Rev 1.2 2020-7-14 5

# 2.0 PACKAGE DIMENSIONS



**Table 5: Table of Dimensions** 

| No. of Leads |       | SYMBOL     |      |          |     |               |          |      |      |       |
|--------------|-------|------------|------|----------|-----|---------------|----------|------|------|-------|
| 40 (5 X      | 5 mm) | <b>A</b> _ | B    | $\sim$ C | D   | (E            | <b>F</b> | G    | Н    | I     |
| Milli-       | MIN   | 4.90       | 3.20 | 3.20     | 0.4 | $\sqrt{0.15}$ | 0.35     | 0.70 | 0    | 0.203 |
| meters       | MAX/  | 5,10       | 3.40 | 3.40     | 0.4 | 0.25          | 0.45     | 0.80 | 0.05 | REF   |

**Notes:** 

1. Conforms to JEDEC standard JESD-30 MO<sub>7</sub>220.

6 209-1000-126 Rev 1.2 2020-7-14

### **Disclaimer**

This document provides technical information for the user. Chrontel reserves the right to make changes at any time without notice to improve and supply the best possible product and is not responsible and does not assume any liability for misapplication or use outside the limits specified in this document. CHRONTEL warrants each part to be free from defects in material and workmanship for a period of one (1) year from date of shipment. Chrontel assumes no liability for errors contained within this document. The customer should make sure that they have the most recent data sheet version. Customers should take appropriate action to ensure their use of the products does not infringe upon any patents. Chrontel, Inc. respects valid patent rights of third parties and does not infringe upon or assist others to infringe upon such rights.

Chrontel PRODUCTS ARE NOT AUTHORIZED FOR AND SHOULD NOT BE USED WITHIN LIFE SUPPORT SYSTEMS OR NUCLEAR FACILITY APPLICATIONS WITHOUT THE SPECIFIC WRITTEN CONSENT OF Chrontel. Life support systems are those intended to support or sustain life and whose failure to perform when used as directed can reasonably expect to result in personal injury or death.

| ORDERING INFORMATION |                   |                             |                        |  |  |  |  |
|----------------------|-------------------|-----------------------------|------------------------|--|--|--|--|
| Part Number          | Package Type      | Operating Temperature Range | Minimum Order Quantity |  |  |  |  |
| CH7530A-BF           | 40 QFN, Lead-free | Commercial: 0 to 70°C       | 490/Tray               |  |  |  |  |
|                      |                   | Chrontol                    |                        |  |  |  |  |

E-mail: sales@chrontel.com

www.chrontel.com

**Intoniei** 

©2020 Chrontel - All Rights Reserved.

209-1000-126 Rev 1.2 2020-7-14 7